At a Glance
- Tasks: Design high-performance IP for next-gen FPGA/Adaptive SoC technologies and collaborate with top engineering teams.
- Company: Join Tata Consultancy Services, a leading transformation company with global partnerships.
- Benefits: Remote work, diverse environment, and opportunities for professional growth.
- Why this job: Shape the future of technology while working on impactful projects from anywhere.
- Qualifications: Expertise in System Verilog RTL and hands-on experience with advanced technologies.
- Other info: 6-month contract with potential for extension based on performance.
The predicted salary is between 36000 - 60000 Β£ per year.
Location: Belfast, UK (Remote)
Job Type: Contract (Inside IR35)
Duration: 6 months, with the potential for extension based on project needs and performance
Job Summary: Join Tata Consultancy Services (TCS) as a Senior IP Design Engineer and play a key role in designing high-performance IP for next-generation FPGA/Adaptive SoC technologies. Work remotely on impactful projects that help shape the future of FPGA and SoC design, collaborating with top-tier engineering teams and expanding your technical horizons.
About the Company: TCS is a leading transformation company partnering with some of the world's biggest brands. At TCS, you'll be part of innovative, challenging projects that drive real impact and support your professional growth in a diverse, inclusive environment.
Key Responsibilities:
- Design high-performance IP targeting FPGA/Adaptive SoC technology using System Verilog RTL.
- Deliver synthesis-ready designs that meet timing and integration requirements.
- Collaborate with engineering teams to ensure quality and performance targets are met.
Skills, Experience, and Abilities Required:
- Expertise in System Verilog RTL design
- Hands-on experience with 100Gb Ethernet, PCIe Gen5, AMBA/AXI
- In-depth knowledge of FPGA/Adaptive SoC design flow, including place & route (P&R) and timing closure
- Proficiency in Vivado/Vitis
- Strong scripting skills in Python and Tcl
- Experience with Git and CI/CD
Additional Information:
Remote role: No regular office attendance required.
Senior IP Design Engineer in Cardiff employer: Stackstudio Digital Ltd.
Contact Detail:
Stackstudio Digital Ltd. Recruiting Team
StudySmarter Expert Advice π€«
We think this is how you could land Senior IP Design Engineer in Cardiff
β¨Tip Number 1
Network like a pro! Reach out to your connections in the industry, especially those who work at TCS or similar companies. A friendly chat can open doors and give you insider info on the role.
β¨Tip Number 2
Show off your skills! Prepare a portfolio or a project showcase that highlights your expertise in System Verilog RTL and FPGA design. This will help you stand out during interviews.
β¨Tip Number 3
Practice makes perfect! Brush up on common interview questions related to IP design and be ready to discuss your experience with tools like Vivado/Vitis. Confidence is key!
β¨Tip Number 4
Apply through our website! We make it easy for you to submit your application directly, ensuring it gets the attention it deserves. Donβt miss out on this opportunity!
We think you need these skills to ace Senior IP Design Engineer in Cardiff
Some tips for your application π«‘
Tailor Your CV: Make sure your CV highlights your expertise in System Verilog RTL design and any hands-on experience with 100Gb Ethernet or PCIe Gen5. We want to see how your skills align with the role, so donβt be shy about showcasing relevant projects!
Craft a Compelling Cover Letter: Your cover letter is your chance to shine! Use it to explain why youβre passionate about FPGA/Adaptive SoC technologies and how your background makes you a perfect fit for our team. Let us know what excites you about working with TCS.
Show Off Your Scripting Skills: Since proficiency in Python and Tcl is key, make sure to mention any relevant projects or experiences where youβve used these languages. We love seeing practical examples of how youβve applied your skills in real-world scenarios!
Apply Through Our Website: We encourage you to apply directly through our website. Itβs the best way for us to receive your application and ensures youβre considered for this exciting opportunity. Plus, itβs super easy to do!
How to prepare for a job interview at Stackstudio Digital Ltd.
β¨Know Your Tech Inside Out
Make sure you brush up on your System Verilog RTL design skills and be ready to discuss your hands-on experience with 100Gb Ethernet, PCIe Gen5, and AMBA/AXI. Prepare to explain how you've tackled timing closure and integration challenges in past projects.
β¨Showcase Your Collaboration Skills
Since the role involves working closely with engineering teams, think of examples where you've successfully collaborated on projects. Be ready to share how you ensured quality and performance targets were met through teamwork.
β¨Demonstrate Your Scripting Savvy
Highlight your proficiency in Python and Tcl during the interview. Consider preparing a small example or two of how you've used scripting to streamline processes or solve problems in your previous roles.
β¨Familiarise Yourself with Tools
Get comfortable with Vivado/Vitis and Git, as these are crucial for the role. If you can, try to discuss specific projects where you've used these tools effectively, especially in a CI/CD environment.