CPU Power-Management Design Engineer in Cambridge
CPU Power-Management Design Engineer

CPU Power-Management Design Engineer in Cambridge

Cambridge Full-Time 126000 - 156000 ÂŁ / year (est.) No home office possible
SiFive

At a Glance

  • Tasks: Design cutting-edge CPU power management solutions and collaborate with innovative teams.
  • Company: Join SiFive, a leader in RISC-V architecture and tech innovation.
  • Benefits: Competitive salary, healthcare, retirement plans, and generous paid time off.
  • Other info: Dynamic work environment with opportunities for growth and learning.
  • Why this job: Make an impact in the tech world while working on exciting projects.
  • Qualifications: 3+ years in CPU design, strong teamwork, and hardware design skills required.

The predicted salary is between 126000 - 156000 ÂŁ per year.

SiFive is looking for hardware engineers who are passionate about designing industry‑leading CPU and interconnect IP to help drive the tidal wave of adoption of RISC‑V as the architecture of choice for SOC designs across a broad variety of vertical applications. As a Power‑Management/Reset/Clock Micro‑Architect and RTL Design Engineer you will be part of a team creating highly configurable IP and improving time‑to‑market by designing hardware with the agility of software development.

Responsibilities

  • Work with the architecture team to understand and define power management requirements.
  • Architect, design and implement core clocking, reset and power‑management solutions.
  • Develop microarchitecture and write specifications, ensuring knowledge sharing through clear documentation.
  • Perform initial sandbox verification and collaborate with the design‑verification team to create and execute thorough verification test plans.
  • Work with the physical‑implementation team to implement and optimise physical design to meet frequency, area and power goals.
  • Collaborate with software teams to enable and optimise power‑management features.

Requirements

  • 3+ years of recent industry experience in CPU and SoC clocking, reset, and power‑management logic designs.
  • Experience in high‑performance, energy‑efficient CPU and SoC designs.
  • Expertise in CPU and SoC clocking, reset design, and power management, including:
  • Reset control and design strategies: clock distribution, dynamic clocking, clock gating, clock boundary crossing strategies.
  • Power‑state definition and management and Power Management Unit (PMU) design.
  • Dynamic and static power reduction techniques: retention, power‑up/down sequencing.
  • Dynamic voltage and frequency scaling (DVFS) and diode‑current mitigation strategies.
  • Understanding of DFT, MBIST, debug and error handling in CPU designs.
  • Power‑aware simulation.
  • Proficiency with hardware (RTL) design in Verilog, SystemVerilog, or VHDL.
  • Good understanding of RTL quality checks such as Lint, CDC, RDC.
  • Hands‑on experience with Spyglass is a plus.
  • Attention to detail and focus on high‑quality design.
  • Ability to work well with others and belief that engineering is a team sport.
  • Knowledge of at least one object‑oriented or functional programming language.
  • Background of successful CPU or SoC development from architecture through tape‑out.
  • BS/MS degree in EE, CE, CS or related technical discipline, or equivalent experience.
  • Nice to Have

    • Experience with AMBA Interconnect Protocols (AXI, AHB, APB).
    • Experience with AMBA Low Power Protocol Interface (P‑channel, Q‑channel).
    • Experience with Scala/Chisel, Bluespec or other language/DSL for configurable hardware.
    • Knowledge of RISC‑V architecture.
    • Experience with Git, GitHub, Jira, Confluence.

    Pay & Benefits

    Base Pay Range: $158,760.00–$194,040.00 (depending on location, experience, and skills). In addition to base pay, the role may be eligible for variable/incentive compensation and equity. Comprehensive benefits include healthcare, retirement plans, paid time off, and more.

    Additional Information: Position requires successful background and reference checks and proof of right to work in the United States. Eligibility for export‑controlled technology access may be required. SiFive is an equal‑employment‑opportunity employer. SiFive is proud to be an equal‑employment‑opportunity workplace. All applicants will be required to complete a Form I‑9, Employment Eligibility Verification.

    CPU Power-Management Design Engineer in Cambridge employer: SiFive

    SiFive is an exceptional employer for hardware engineers, offering a dynamic work culture that fosters innovation and collaboration in the rapidly evolving field of RISC-V architecture. With a strong emphasis on employee growth, comprehensive benefits including healthcare and retirement plans, and competitive compensation packages, SiFive provides a rewarding environment where engineers can thrive and contribute to cutting-edge technology development.
    SiFive

    Contact Detail:

    SiFive Recruiting Team

    StudySmarter Expert Advice 🤫

    We think this is how you could land CPU Power-Management Design Engineer in Cambridge

    ✨Tip Number 1

    Network like a pro! Reach out to folks in the industry, attend meetups, and connect with people on LinkedIn. You never know who might have the inside scoop on job openings or can refer you directly.

    ✨Tip Number 2

    Show off your skills! Create a portfolio showcasing your projects, especially those related to CPU and SoC designs. This will give potential employers a taste of what you can do and set you apart from the crowd.

    ✨Tip Number 3

    Prepare for interviews by brushing up on your technical knowledge and soft skills. Practice common interview questions and be ready to discuss your past experiences in power management and design. Confidence is key!

    ✨Tip Number 4

    Don't forget to apply through our website! It’s the best way to ensure your application gets seen. Plus, we love seeing candidates who are proactive about their job search.

    We think you need these skills to ace CPU Power-Management Design Engineer in Cambridge

    Power Management Design
    Clock Distribution
    Dynamic Clocking
    Clock Gating
    Power Management Unit (PMU) Design
    Dynamic Voltage and Frequency Scaling (DVFS)
    Debug and Error Handling in CPU Designs
    RTL Design in Verilog, SystemVerilog, or VHDL
    RTL Quality Checks (Lint, CDC, RDC)
    Attention to Detail
    Team Collaboration
    Object-Oriented or Functional Programming
    Experience with AMBA Interconnect Protocols
    Knowledge of RISC-V Architecture
    Experience with Git, GitHub, Jira, Confluence

    Some tips for your application 🫡

    Tailor Your CV: Make sure your CV is tailored to the role of CPU Power-Management Design Engineer. Highlight your experience with power management, clocking, and reset designs, as well as any relevant projects that showcase your skills in these areas.

    Craft a Compelling Cover Letter: Your cover letter should reflect your passion for hardware engineering and your understanding of RISC-V architecture. Use this space to explain why you’re excited about the role and how your background aligns with SiFive's mission.

    Showcase Your Technical Skills: Don’t forget to mention your proficiency in Verilog, SystemVerilog, or VHDL, and any experience with tools like Spyglass. Be specific about your hands-on experience and how it relates to the responsibilities outlined in the job description.

    Apply Through Our Website: We encourage you to apply through our website for a smoother application process. It’s the best way for us to receive your application and ensure it gets the attention it deserves!

    How to prepare for a job interview at SiFive

    ✨Know Your Stuff

    Make sure you brush up on your knowledge of CPU and SoC clocking, reset, and power-management logic designs. Be ready to discuss specific techniques like dynamic voltage and frequency scaling (DVFS) and how you've applied them in past projects.

    ✨Show Your Team Spirit

    Since engineering is a team sport, be prepared to talk about your collaborative experiences. Share examples of how you've worked with architecture, design verification, and physical implementation teams to achieve project goals.

    ✨Document Like a Pro

    Highlight your ability to create clear documentation. Discuss how you’ve developed microarchitecture specifications and ensured knowledge sharing within your team. This shows you value communication and clarity in your work.

    ✨Get Hands-On with Tools

    Familiarise yourself with tools like Spyglass and any relevant programming languages. If you have experience with Git, GitHub, or Jira, mention it! These skills can set you apart and show you're ready to hit the ground running.

    CPU Power-Management Design Engineer in Cambridge
    SiFive
    Location: Cambridge

    Land your dream job quicker with Premium

    You’re marked as a top applicant with our partner companies
    Individual CV and cover letter feedback including tailoring to specific job roles
    Be among the first applications for new jobs with our AI application
    1:1 support and career advice from our career coaches
    Go Premium

    Money-back if you don't land a job in 6-months

    >