At a Glance
- Tasks: Design and verify high-performance ASICs for cutting-edge AI applications.
- Company: Join Flux Computing, a leader in optical processors for AI model training.
- Benefits: Enjoy competitive salary, stock options, healthcare, and 25 days PTO.
- Why this job: Be part of an innovative team shaping the future of computing in a vibrant London office.
- Qualifications: 3+ years in ASIC design, mastery of SystemVerilog/UVM, and strong scripting skills required.
- Other info: Work in a collaborative environment with opportunities for mentorship and growth.
The predicted salary is between 43200 - 72000 £ per year.
Flux Computing designs and manufactures optical processors to train and run inference on large AI models. Join us in London to be part of a highly motivated and skilled team that thrives on delivering impact and innovation at speed.
We’re searching for a Digital Design Engineer who is passionate about building and verifying complex, high-performance ASICs. You will own the definition and execution of verification strategies for the digital subsystems that control, configure and monitor Flux’s optical datapaths and AI compute fabrics. Your work will ensure first-silicon success and robust, production-worthy silicon that scales to data-centre volumes.
Responsibilities
- Architect, implement and maintain comprehensive verification environments (SystemVerilog + UVM, assertion-based and formal) for datapath, control, memory and high-speed I/O blocks in our OTPU.
- Define verification plans that target functional correctness, low-power modes, safety, reliability and security requirements; derive and track coverage metrics to closure.
- Develop reusable VIP and stimulus generators for modules such as network-on-chip routers, DDR/LPDDR controllers, PCIe/CXL interfaces and proprietary photonic control logic.
- Collaborate closely with RTL designers to iterate on micro-architectures, resolve corner-case bugs and balance PPA (power, performance, area) trade-offs uncovered during verification.
- Drive RTL quality → GDS sign-off: run lint, CDC/RDC, SDC constraint validation, gate-level simulations, GLS with SDF, and power-aware checks; work with physical-design teams on ECOs.
- Enable post-silicon bring-up by generating test vectors, configuring scan/DFT hooks, and supporting FPGA/emulation platforms for firmware and software teams.
- Mentor junior engineers on verification methodology, code reviews, and best practices; champion continuous-integration flows, regressions and results dashboards.
- Track industry advances in formal verification, emulation, coverage-driven flows, RISC-V vectors, and AI-centric design techniques to keep Flux at the forefront of silicon quality.
Skills & Experience
- 3+ years in digital ASIC/SoC design & verification, with at least two tape-outs.
- Mastery of SystemVerilog/UVM, functional coverage, constraint-random stimulus and scoreboards.
- Deep understanding of clock-domain crossing, reset and power-domain management, DFT/scan and low-power (UPF/CPF) methodologies.
- Strong scripting (Python, Tcl, shell) to automate regressions and data analysis.
- Proven debug skills across RTL, gate-level and emulation environments.
Compensation & Benefits
- Competitive salary and stock options in a rapidly growing AI company.
- Based in our new 5,000 sq. ft. office in the AI hub of Kings Cross, London.
- To foster collaboration in our high-growth environment, we require all employees to work from our London HQ and live within a 45-minute commute. We offer an extra £24,000/year incentive for those living within 20 minutes.
- Comprehensive healthcare insurance.
- 25 days PTO policy plus bank holidays.
- Private access to our in-house 3D printer.
If you are passionate about pushing the boundaries of what’s possible in AI and thrive in a high-energy, fast-paced environment, we want to hear from you. Apply now to join Flux and be a key player in shaping the future of computing.
Digital Design Engineer - Verification employer: Flux Computing
Contact Detail:
Flux Computing Recruiting Team
StudySmarter Expert Advice 🤫
We think this is how you could land Digital Design Engineer - Verification
✨Tip Number 1
Familiarise yourself with the latest trends in digital design and verification, especially in SystemVerilog and UVM. Being able to discuss recent advancements or techniques during your interview can demonstrate your passion and commitment to the field.
✨Tip Number 2
Network with professionals in the ASIC/SoC design community, particularly those who have experience in verification. Engaging in discussions on platforms like LinkedIn or attending relevant meetups can provide insights and potentially lead to referrals.
✨Tip Number 3
Prepare to showcase your problem-solving skills by reviewing common corner-case bugs and how you resolved them in past projects. This will help you illustrate your hands-on experience and ability to collaborate effectively with RTL designers.
✨Tip Number 4
Stay updated on the latest tools and methodologies in formal verification and low-power design. Mentioning specific tools or techniques you've used can set you apart as a candidate who is proactive and knowledgeable about industry standards.
We think you need these skills to ace Digital Design Engineer - Verification
Some tips for your application 🫡
Tailor Your CV: Make sure your CV highlights relevant experience in digital ASIC/SoC design and verification. Emphasise your mastery of SystemVerilog/UVM and any specific projects that demonstrate your skills in functional coverage and low-power methodologies.
Craft a Compelling Cover Letter: Write a cover letter that showcases your passion for AI and digital design. Mention specific achievements from your past roles that align with the responsibilities listed in the job description, such as your experience with verification environments or collaboration with RTL designers.
Showcase Your Technical Skills: In your application, include examples of your scripting abilities (Python, Tcl, shell) and how you've used them to automate processes or improve efficiency in previous projects. This will demonstrate your technical prowess and problem-solving skills.
Highlight Mentorship Experience: If you have experience mentoring junior engineers, be sure to mention it. Discuss how you've contributed to their development and the importance of continuous integration flows, as this aligns with the company's emphasis on team collaboration and quality assurance.
How to prepare for a job interview at Flux Computing
✨Showcase Your Technical Skills
Be prepared to discuss your experience with SystemVerilog and UVM in detail. Highlight specific projects where you implemented verification environments and how they contributed to the success of the design.
✨Understand the Company’s Technology
Familiarise yourself with Flux Computing's optical processors and AI models. Demonstrating knowledge about their products and how your role as a Digital Design Engineer fits into their mission will impress the interviewers.
✨Prepare for Problem-Solving Questions
Expect technical questions that assess your debugging skills and understanding of ASIC design. Practice explaining your thought process when resolving corner-case bugs or balancing PPA trade-offs.
✨Emphasise Collaboration and Mentorship
Since the role involves mentoring junior engineers, be ready to discuss your experience in team settings. Share examples of how you've collaborated with RTL designers and contributed to a positive team environment.