At a Glance
- Tasks: Lead the physical design of cutting-edge ICs, from floorplanning to sign-off.
- Company: Fractile is revolutionising AI by merging hardware and software for unprecedented performance.
- Benefits: Enjoy a full-time role with opportunities for innovation and collaboration in a dynamic environment.
- Why this job: Join a visionary team shaping the future of AI technology and push the boundaries of what's possible.
- Qualifications: 7+ years in physical design with expertise in EDA tools and advanced technology nodes required.
- Other info: Ideal for those passionate about AI and semiconductor technology.
The predicted salary is between 48000 - 84000 £ per year.
Fractile’s mission is to enable a new chapter in the AI revolution. We’re pioneering AI innovation where hardware and software join to create something extraordinary, unlocking the power of the world’s largest language models with speed increases of x100. Our team is rapidly expanding, and we are searching for visionary engineers, scientists, and thinkers who share our passion for pushing boundaries and redefining what’s possible. If you’re ready to join a dynamic group of innovators shaping AI's future, we want to hear from you!
We are seeking a highly skilled Physical Design Engineer to contribute to our next-generation chip designs. As a Physical Design Engineer, you will be responsible for the end-to-end implementation of complex IC physical designs, from synthesis to sign-off. You will collaborate with cross-functional teams, including logic design, verification, and process technology, to optimise performance, power, and area (PPA) while ensuring design integrity and manufacturability.
Key Responsibilities- Drive the physical implementation of ASIC/SoC designs, including floorplanning, placement, clock tree synthesis (CTS), routing, and sign-off.
- Work on synthesis, timing analysis (STA), and optimisation to achieve the best PPA metrics.
- Perform power planning and analysis, addressing IR drop, electromigration, and low-power design techniques.
- Ensure design rule check (DRC), layout vs. schematic (LVS), and other physical verification compliance.
- Collaborate with DFT engineers to integrate design-for-test (DFT) structures into the physical implementation.
- Utilise EDA tools such as Cadence Innovus, Synopsys ICC2, Mentor Graphics Calibre, and others.
- Interface with foundries and process engineers to ensure manufacturability and yield optimisation.
- Work closely with RTL and architecture teams to drive design feasibility, constraints, and physical-aware RTL design.
- Bachelor’s, Master’s or PhD in Electrical Engineering, Computer Engineering, or a related field.
- 7+ years of experience in physical design for advanced technology nodes (e.g., 7nm, 5nm, or below).
- Strong proficiency in EDA tools for place & route, STA, and sign-off.
- Solid understanding of CMOS technology, semiconductor physics, and process limitations.
- Experience with low-power design methodologies, power optimisation techniques, and multi-power domain architectures.
- Expertise in timing closure, signal integrity, IR drop analysis, and formal verification.
- Proficiency in scripting languages like TCL, Perl, or Python for automation.
- Excellent problem-solving skills, communication, and teamwork in a collaborative design environment.
- Experience in high-performance computing (HPC), AI accelerators, or networking chips.
Senior/Principal Physical Design Engineer employer: Fractile
Contact Detail:
Fractile Recruiting Team
StudySmarter Expert Advice 🤫
We think this is how you could land Senior/Principal Physical Design Engineer
✨Tip Number 1
Familiarise yourself with the latest EDA tools mentioned in the job description, such as Cadence Innovus and Synopsys ICC2. Having hands-on experience or even completing relevant online courses can give you a significant edge during interviews.
✨Tip Number 2
Network with professionals in the semiconductor industry, especially those who work in physical design. Attend industry conferences or webinars to connect with potential colleagues at Fractile and gain insights into their projects and culture.
✨Tip Number 3
Prepare to discuss your experience with low-power design methodologies and power optimisation techniques. Be ready to share specific examples of how you've tackled challenges related to IR drop and signal integrity in past projects.
✨Tip Number 4
Showcase your problem-solving skills by preparing for technical questions that may arise during the interview. Think of complex design scenarios you've faced and how you approached them, as this will demonstrate your critical thinking and expertise.
We think you need these skills to ace Senior/Principal Physical Design Engineer
Some tips for your application 🫡
Tailor Your CV: Make sure your CV highlights relevant experience in physical design, particularly with ASIC/SoC designs. Emphasise your proficiency with EDA tools and any specific projects that showcase your skills in timing analysis and optimisation.
Craft a Compelling Cover Letter: In your cover letter, express your passion for AI and how your background aligns with Fractile's mission. Mention specific achievements in previous roles that demonstrate your ability to drive physical implementation and collaborate with cross-functional teams.
Highlight Technical Skills: Clearly list your technical skills related to the job description, such as experience with low-power design methodologies, scripting languages, and knowledge of semiconductor physics. This will help you stand out as a qualified candidate.
Showcase Problem-Solving Abilities: Provide examples of challenges you've faced in previous projects and how you overcame them. This could include issues related to timing closure or design rule compliance, showcasing your analytical and problem-solving skills.
How to prepare for a job interview at Fractile
✨Showcase Your Technical Expertise
Be prepared to discuss your experience with EDA tools like Cadence Innovus and Synopsys ICC2. Highlight specific projects where you successfully implemented complex IC designs, focusing on your role in achieving optimal performance, power, and area (PPA) metrics.
✨Demonstrate Problem-Solving Skills
Expect technical questions that assess your problem-solving abilities. Prepare examples of challenges you've faced in physical design, such as timing closure or IR drop analysis, and explain how you overcame them.
✨Emphasise Collaboration Experience
Since the role involves working with cross-functional teams, be ready to discuss your experience collaborating with logic design, verification, and process technology teams. Share examples of how you contributed to team success and maintained effective communication.
✨Prepare for Questions on Low-Power Design
Given the emphasis on low-power design methodologies, brush up on your knowledge of power optimisation techniques and multi-power domain architectures. Be ready to discuss how you've applied these concepts in previous roles.